# **Product Specification** (Preliminary) Part Name: OEL Display Module Part ID: UG-6448KSWEG03 ## Revised History | Part Number | Revision | Revision Content | Revised on | |----------------|----------|------------------|--------------| | UG-6448KSWEG03 | A | New | May 17, 2010 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | i ## **Contents** | Re | visi | on History | i | |------------|-------|-----------------------------------------------------------------|-------| | No | otice | | ii | | Ca | ntei | nts | iii | | 1. | Ba | sic Specifications | 1~6 | | | 1.1 | Display Specifications | | | | 1.2 | Mechanical Specifications | | | | 1.3 | Active Area / Memory Mapping & Pixel Construction | | | | 1.4 | Mechanical Drawing | | | | 1.5 | Pin Definition | 3 | | | 1.6 | Block Diagram | 5 | | | | 1.6.1 V <sub>CC</sub> Supplied Externally | 5 | | | | 1.6.2 V <sub>CC</sub> Generated by Internal DC/DC Circuit | 6 | | 2. | Abs | solute Maximum Ratings | 7 | | 3. | Opt | tics & Electrical Characteristics | 8~13 | | | 3.1 | | | | | 3.2 | DC Characteristics | 8 | | | 3.3 | AC Characteristics | 9 | | | | 3.3.1 68XX-Series MPU Parallel Interface Timing Characteristics | 9 | | | | 3.3.2 80XX-Series MPU Parallel Interface Timing Characteristics | 10 | | | | 3.3.3 Serial Interface Timing Characteristics (4-wire SPI) | 11 | | | | 3.3.4 I <sup>2</sup> C Interface Timing Characteristics | 12 | | <i>4</i> . | Fu | nctional Specification | 13~14 | | | 4.1 | Commands | 13 | | | 4.2 | Power down and Power up Sequence | 13 | | | | 4.2.1 Power up Sequence | 13 | | | | 4.2.2 Power down Sequence | 13 | | | | Reset Circuit | | | | | Actual Application Example | | | <i>5</i> . | | iability | | | | | Contents of Reliability Tests | | | | | Failure Check Standard | | | 6. | Out | tgoing Quality Control Specifications | | | | 6.1 | Environment Required | | | | 6.2 | Sampling Plan | | | | 6.3 | Criteria & Acceptable Quality Level | | | | | 6.3.1 Cosmetic Check (Display Off) in Non-Active Area | | | | | 6.3.2 Cosmetic Check (Display Off) in Active Area | | | | | 6.3.3 Pattern Check (Display On) in Active Area | | | 7. | Pac | ckage Specifications | 21 | | 8. | Precautions When Using These OEL Display Modules | 22~24 | |----|-----------------------------------------------------------|-------| | | 8.1 Handling Precautions | | | | 8.2 Storage Precautions | | | | 8.3 Designing Precautions | | | | 8.4 Precautions when disposing of the OEL display modules | | | | 8.5 Other Precautions | 24 | ### 1. Basic Specifications #### 1.1 Display Specifications 1) Display Mode: Passive Matrix 2) Display Color: Monochrome (Light White) 3) Drive Duty: 1/48 Duty #### 1.2 Mechanical Specifications 1) Outline Drawing: According to the annexed outline drawing 2) Number of Pixels: $64 \times 48$ 3) Panel Size: $18.46 \times 18.10 \times 1.45 \text{ (mm)}$ 4) Active Area: 13.42 × 10.06 (mm) 5) Pixel Pitch: 0.21 × 0.21 (mm) 6) Pixel Size: 0.19 × 0.19 (mm) 7) Weight: 0.99 (g) #### 1.3 Active Area / Memory Mapping & Pixel Construction ### 1.4 Mechanical Drawing ## 1.5 Pin Definition | Pin Number | Symbol | Type | Function | | | |--------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Power Supply | y | | | | | | 8 | VDD | P | Power Supply for Logic This is a voltage supply pin. It must be connected to external source. | | | | 7 | VSS | P | Ground of Logic Circuit This is a ground pin. It acts as a reference for the logic pins. It must be connected to external ground. | | | | 26 | VCC | P | Power Supply for OEL Panel This is the most positive voltage supply pin of the chip. A stabilization capacitor should be connected between this pin and VSS when the converter is used. It must be connected to external source when the converter is not used. | | | | 27 | VLSS | P | Ground of Analog Circuit This is an analog ground pin. It should be connected to VSS externally. | | | | Driver | | | | | | | 24 | IREF | I | Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 12.5μA. | | | | 25 | VCOMH | О | Current lower than 12.5µA. Voltage Output High Level for COM Signal This pin is the input pin for the voltage output high level for COM signals. A capacitor should be connected between this pin and VSS. | | | | DC/DC Conv | verter | | | | | | 6 | VBAT | P | Power Supply for DC/DC Converter Circuit This is the power supply pin for the internal buffer of the DC/DC voltage converter. It must be connected to external source when the converter is used. It should be connected to VDD when the converter is not used. | | | | 4/5<br>2/3 | C1P/C1N<br>C2P/C2N | I | Positive Terminal of the Flying Inverting Capacitor Negative Terminal of the Flying Boost Capacitor The charge-pump capacitors are required between the terminals. They must be floated when the converter is not used. | | | | Interface | | | | | | | 9<br>10 | BS1<br>BS2 | I | Communicating Protocol Select These pins are MCU interface selection input. See the following table: BS1 BS2 I2C 1 0 4-wire SPI 0 0 8-bit 68XX Parallel 0 1 8-bit 80XX Parallel 1 1 | | | | 12 | RES# | I | Power Reset for Controller and Driver This pin is reset signal input. When the pin is low, initialization of the chip is executed. | | | ## 1.5 Pin Definition (Continued) | Pin Number | Symbol | I/O | Function | |---------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interface (Co | ontinued) | | | | 11 | CS# | I | Chip Select This pin is the chip select input. The chip is enabled for MCU communication only when CS# is pulled low. | | 13 | D/C# | Ι | Data/Command Control This pin is Data/Command control pin. When the pin is pulled high, the input at D7~D0 is treated as display data. When the pin is pulled low, the input at D7~D0 will be transferred to the command register. For detail relationship to MCU interface signals, please refer to the Timing Characteristics Diagrams. When the pin is pulled high and serial interface mode is selected, the data at SDIN is treated as data. When it is pulled low, the data at SDIN will be transferred to the command register. In I2C mode, this pin acts as SA0 for slave address selection. | | 15 | E/RD# | Ι | Read/Write Enable or Read This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low. When connecting to an 80XX-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and CS# is pulled low. | | 14 | R/W# | I | Read/Write Select or Write This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode. When 80XX interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the CS# is pulled low. | | 16~23 | D0~D7 | I/O | Host Data Input/Output Bus These pins are 8-bit bi-directional data bus to be connected to the microprocessor's data bus. When serial mode is selected, D1 will be the serial data input SDIN and D0 will be the serial clock input SCLK. When I2C mode is selected, D2 & D1 should be tired together and serve as SDAout & SDAin in application and D0 is the serial clock input SCL. | | Reserve | | | | | 1, 28 | N.C. (GND) | - | Reserved Pin (Supporting Pin) The supporting pins can reduce the influences from stresses on the function pins. These pins must be connected to external ground. | ### 1.6 Block Diagram ### 1.6.1 V<sub>CC</sub> Supplied Externally MCU Interface Selection: BS1 and BS2 Pins connected to MCU interface: CS#, RES#, D/C#, R/W#, E/RD#, and D0~D7 C1, C3: 0.1µF C2: 2.2µF C4, C5: 4.7µF / 16V, X7R R1: $390k\Omega$ , R1 = (Voltage at IREF – VSS) / IREF ## 1.6.2 V<sub>CC</sub> Generated by Internal DC/DC Circuit MCU Interface Selection: BS1 and BS2 Pins connected to MCU interface: CS#, RES#, D/C#, R/W#, E/RD#, and D0~D7 C1, C2, C5, C6: 1µF C3: 2.2µF C4: 4.7µF / 16V, X7R R1: $390k\Omega$ , R1 = (Voltage at IREF – VSS) / IREF ### 2. Absolute Maximum Ratings | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------|-------------|--------|-----|------|-------| | Supply Voltage for Logic | $V_{ m DD}$ | -0.3 | 4 | V | 1, 2 | | Supply Voltage for Display | $V_{CC}$ | 0 | 11 | V | 1, 2 | | Supply Voltage for DC/DC | $V_{BAT}$ | -0.3 | 5 | V | 1, 2 | | Operating Temperature | $T_{OP}$ | -40 | 70 | °C | - | | Storage Temperature | $T_{STG}$ | -40 | 80 | °C | - | | Life Time (100 cd/m <sup>2</sup> ) | | 10,000 | _ | hour | 3 | Note 1: All the above voltages are on the basis of "VSS = 0V". Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 3. "Optics & Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate. Note 3: $V_{CC} = 7.25V$ , $T_a = 25^{\circ}C$ , 50% Checkerboard. Software configuration follows Section 4.4 Initialization. End of lifetime is specified as 50% of initial brightness reached. The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions. ### 3. Optics & Electrical Characteristics #### 3.1 Optics Characteristics | Characteristics | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|----------|-------------|------|---------|------|-------------------| | Brightness | $L_{br}$ | Note 4 | 80 | 100 | 1 | cd/m <sup>2</sup> | | CIE (Plua) | (x) | C.I.E. 1931 | 0.12 | 0.16 | 0.20 | | | C.I.E. (Blue) | (y) | C.I.E. 1931 | 0.22 | 0.26 | 0.30 | | | Dark Room Contrast | CR | | - | >2000:1 | - | | | View Angle | | | >160 | - | - | degree | <sup>\*</sup> Optical measurement taken at $V_{DD} = 2.8V$ , $V_{CC} = 7.25V$ . Software configuration follows Section 4.4 Initialization. ### 3.2 DC Characteristics | Characteristics | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------------------|--------------------------------|---------------------|------|---------------------|------| | Supply Voltage for Logic | $V_{DD}$ | - | 1.65 | 2.8 | 3.3 | V | | Supply Voltage for Display (Supplied Externally) | $V_{CC}$ | Note 4 | 8.5 | 9 | 9.5 | V | | Supply Voltage for DC/DC | $V_{BAT}$ | Internal DC/DC Enable | 3.5 | - | 4.2 | V | | Supply Voltage for Display<br>(Generated by Internal DC/DC) | $V_{CC}$ | Note 4 | 7 | 7.25 | 7.5 | V | | High Level Input | $V_{ m IH}$ | - | $0.8 \times V_{DD}$ | - | $V_{\mathrm{DD}}$ | V | | Low Level Input | $V_{ m IL}$ | - | 0 | - | $0.2 \times V_{DD}$ | V | | High Level Output | $V_{\mathrm{OH}}$ | $I_{OUT} = 100 \mu A, 3.3 MHz$ | $0.9 \times V_{DD}$ | - | $V_{ m DD}$ | V | | Low Level Output | $V_{OL}$ | $I_{OUT} = 100 \mu A, 3.3 MHz$ | 0 | - | $0.1 \times V_{DD}$ | V | | Operating Current for V <sub>DD</sub> | $I_{DD}$ | - | - | 180 | 300 | μΑ | | Operating Current for V <sub>CC</sub> | т | Note 5 | - | 2.9 | 3.6 | mA | | (V <sub>CC</sub> Supplied Externally) | $I_{CC}$ | Note 6 | - | 5.5 | 6.9 | mA | | Operating Current for V <sub>BAT</sub> | ī | Note 5 | - | 9.2 | 11.5 | mA | | $(V_{CC} Generated by Internal DC/DC)$ | $I_{BAT}$ | Note 6 | - | 16.7 | 20.9 | mA | | Sleep Mode Current for V <sub>DD</sub> | I <sub>DD, SLEEP</sub> | - | - | 1 | 5 | μΑ | | Sleep Mode Current for V <sub>CC</sub> | I <sub>CC, SLEEP</sub> | - | - | 2 | 10 | μΑ | Note 4: Brightness ( $L_{br}$ ) and Supply Voltage for Display ( $V_{CC}$ ) are subject to the change of the panel characteristics and the customer's request. Note 5: $V_{DD} = 2.8V$ , $V_{CC} = 7.25V$ , 50% Display Area Turn on. Note 6: $V_{DD} = 2.8V$ , $V_{CC} = 7.25V$ , 100% Display Area Turn on. <sup>\*</sup> Software configuration follows Section 4.4 Initialization. ### 3.3 AC Characteristics ## 3.3.1 68XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |--------------------|--------------------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 300 | - | ns | | $t_{AS}$ | Address Setup Time | 0 | - | ns | | $t_{AH}$ | Address Hold Time | 0 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 40 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 7 | _ | ns | | $t_{ m DHR}$ | Read Data Hold Time | 20 | _ | ns | | $t_{OH}$ | Output Disable Time | _ | 70 | ns | | $t_{ACC}$ | Access Time | _ | 140 | ns | | DW | Chip Select Low Pulse Width (Read) | 120 | | no | | $PW_{CSL}$ | Chip Select Low Pulse width (Write) | 60 | _ | ns | | DW | Chip Select High Pulse Width (Read) | 60 | | no | | $PW_{CSH}$ | Chip Select High Pulse Width (Write) | 60 | _ | ns | | $t_{R}$ | Rise Time | _ | 40 | ns | | $t_{ m F}$ | Fall Time | _ | 40 | ns | <sup>\*</sup> $(V_{DD} - V_{SS} = 1.65V \text{ to } 3.3V, T_a = 25^{\circ}C)$ ## 3.3.2 80XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |-----------------------------|--------------------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 300 | - | ns | | $t_{AS}$ | Address Setup Time | 10 | _ | ns | | $t_{AH}$ | Address Hold Time | 0 | _ | ns | | $t_{ m DSW}$ | Write Data Setup Time | 40 | _ | ns | | $t_{ m DHW}$ | Write Data Hold Time | 7 | _ | ns | | $t_{ m DHR}$ | Read Data Hold Time | 20 | _ | ns | | t <sub>OH</sub> | Output Disable Time | _ | 70 | ns | | $t_{ACC}$ | Access Time | _ | 140 | ns | | $t_{PWLR}$ | Read Low Time | 120 | _ | ns | | $t_{\mathrm{PWLW}}$ | Write Low Time | 60 | _ | ns | | $t_{PWHR}$ | Read High Time | 60 | _ | ns | | $t_{\mathrm{PWHW}}$ | Write High Time | 60 | _ | ns | | $t_{CS}$ | Chip Select Setup Time | 0 | _ | ns | | $t_{CSH}$ | Chip Select Hold Time to Read Signal | 0 | _ | ns | | $t_{CSF}$ | Chip Select Hold Time | 20 | _ | ns | | $t_{R}$ | Rise Time | _ | 40 | ns | | $\mathfrak{t}_{\mathrm{F}}$ | Fall Time | | 40 | ns | <sup>\*</sup> $(V_{DD} - V_{SS} = 1.65V \text{ to } 3.3V, T_a = 25^{\circ}C)$ ## 3.3.3 Serial Interface Timing Characteristics: (4-wire SPI) | Symbol | Description | Min | Max | Unit | |--------------------|------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 15 | _ | ns | | $t_{AH}$ | Address Hold Time | 15 | _ | ns | | $t_{CSS}$ | Chip Select Setup Time | 20 | _ | ns | | $t_{CSH}$ | Chip Select Hold Time | 10 | _ | ns | | $t_{ m DSW}$ | Write Data Setup Time | 15 | _ | ns | | $t_{ m DHW}$ | Write Data Hold Time | 15 | _ | ns | | $t_{ m CLKL}$ | Clock Low Time | 20 | _ | ns | | $t_{CLKH}$ | Clock High Time | 20 | _ | ns | | $t_{ m R}$ | Rise Time | - | 40 | ns | | $t_{\mathrm{F}}$ | Fall Time | - | 40 | ns | <sup>\*</sup> $(V_{DD} - V_{SS} = 1.65V \text{ to } 3.3V, T_a = 25^{\circ}C)$ ## 3.3.4 I<sup>2</sup>C Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |---------------------|---------------------------------------------------------------------------------|-----|-----|------| | $t_{ m cycle}$ | Clock Cycle Time | 2.5 | - | us | | $t_{HSTART}$ | Start Condition Hold Time | 0.6 | _ | us | | 4 | Data Hold Time (for "SDA <sub>OUT</sub> " Pin) | 0 | | *** | | $t_{ m HD}$ | Data Hold Time (for "SDA <sub>IN</sub> " Pin) | 300 | _ | ns | | $t_{\mathrm{SD}}$ | Data Setup Time | 100 | _ | ns | | t <sub>SSTART</sub> | Start Condition Setup Time<br>(Only relevant for a repeated Start<br>condition) | 0.6 | _ | us | | $t_{SSTOP}$ | Stop Condition Setup Time | 0.6 | _ | us | | $t_R$ | Rise Time for Data and Clock Pin | | 300 | ns | | $t_{ m F}$ | Fall Time for Data and Clock Pin | | 300 | ns | | t <sub>IDLE</sub> | Idle Time before a New Transmission can Start | 1.3 | _ | us | <sup>\*</sup> $(V_{DD} - V_{SS} = 1.65V \text{ to } 3.3V, T_a = 25^{\circ}C)$ ### 4. Functional Specification #### 4.1. Commands Refer to the Technical Manual for the SSD1306 #### 4.2 Power down and Power up Sequence To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation. #### 4.2.1 Power up Sequence: - 1. Power up $V_{DD}$ - 2. Send Display off command - 3. Initialization - 4. Clear Screen - 5. Power up V<sub>CC</sub> - 6. Delay 100ms (When V<sub>CC</sub> is stable) - 7. Send Display on command #### 4.2.2 Power down Sequence: - 1. Send Display off command - 2. Power down V<sub>CC</sub> - 3. Delay 100ms (When V<sub>CC</sub> is reach 0 and panel is completely discharges) - 4. Power down V<sub>DD</sub> #### Note 7: - 1) Since an ESD protection circuit is connected between $V_{DD}$ and $V_{CC}$ inside the driver IC, $V_{CC}$ becomes lower than $V_{DD}$ whenever $V_{DD}$ is ON and $V_{CC}$ is OFF. - 2) V<sub>CC</sub> should be kept float (disable) when it is OFF. - 3) Power Pins $(V_{DD}, V_{CC})$ can never be pulled to ground under any circumstance. - 4) $V_{DD}$ should not be power down before $V_{CC}$ power down. #### 4.3 Reset Circuit When RES# input is low, the chip is initialized with the following status: - 1. Display is OFF - 2. 128×64 Display Mode - 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h) - 4. Shift register data clear in serial interface - 5. Display start line is set at display RAM address 0 - 6. Column address counter is set at 0 - 7. Normal scan direction of the COM outputs - 8. Contrast control register is set at 7Fh - 9. Normal display mode (Equivalent to A4h command) #### 4.4 Actual Application Example Command usage and explanation of an actual example #### <Initialization> - \* Written Value for Parameters - (1) → V<sub>CC</sub> Supplied Externally - $^{(2)} \rightarrow V_{CC}$ Generated by Internal DC/DC Circuit If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function. ## 5. Reliability ### **5.1** Contents of Reliability Tests | Item | Conditions | Criteria | |-------------------------------------|------------------------------------------|-----------------| | High Temperature Operation | 70°C, 240 hrs | | | Low Temperature Operation | -40°C, 240 hrs | | | High Temperature Storage | 80°C, 240 hrs | The operational | | Low Temperature Storage | -40°C, 240 hrs | functions work. | | High Temperature/Humidity Operation | 60°C, 90% RH, 120 hrs | | | Thermal Shock | -40°C ⇔ 85°C, 24 cycles<br>60 mins dwell | | <sup>\*</sup> The samples used for the above tests do not include polarizer. #### 5.2 Failure Check Standard After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at $23\pm5$ °C; $55\pm15\%$ RH. <sup>\*</sup> No moisture condensation is observed during tests. ### 6. Outgoing Quality Control Specifications #### 6.1 Environment Required Customer's test & measurement are required to be conducted under the following conditions: Temperature: $23 \pm 5$ °C Humidity: $55 \pm 15$ %RH Fluorescent Lamp: 30W Distance between the Panel & Lamp: $\geq$ 50 cm Distance between the Panel & Eyes of the Inspector: $\geq$ 30 cm Finger glove (or finger cover) must be worn by the inspector. Inspection table or jig must be anti-electrostatic. #### 6.2 Sampling Plan Level II, Normal Inspection, Single Sampling, MIL-STD-105E #### 6.3 Criteria & Acceptable Quality Level | Partition | AQL | Definition | | |-----------|------|-----------------------------------------|--| | Major | 0.65 | Defects in Pattern Check (Display On) | | | Minor | 1.0 | Defects in Cosmetic Check (Display Off) | | #### 6.3.1 Cosmetic Check (Display Off) in Non-Active Area | Check Item | Classification | Criteria | |---------------------------|----------------|-------------------------------------------------------------| | Panel<br>General Chipping | Minor | X > 6 mm (Along with Edge) Y > 1 mm (Perpendicular to edge) | ## 6.3.1 Cosmetic Check (Display Off) in Non-Active Area (Continued) | Check Item | Classification | Criteria | |-----------------------------------|----------------|---------------------------------------| | Panel Crack | Minor | Any crack is not allowable. | | Cupper Exposed (Even Pin or Film) | Minor | Not Allowable by Naked Eye Inspection | | Film or Trace Damage | Minor | | | Terminal Lead Twist | Minor | Not Allowable D. TWISTED LEAD | | Terminal Lead Broken | Minor | Not Allowable A. BROKEN LEAD | | Terminal Lead Prober<br>Mark | Acceptable | | ## 6.3.1 Cosmetic Check (Display Off) in Non-Active Area (Continued) | Check Item | Classification | Criteria | |------------------------------------------------------------------------|----------------|-----------------------------------------------------------| | Terminal Lead Bent<br>(Not Twist or Broken) | Minor | NG if any bent lead cause lead shorting. | | | Minor | NG for horizontally bent lead more than 50% of its width. | | Glue or Contamination<br>on Pin<br>(Couldn't Be Removed<br>by Alcohol) | Minor | | | Ink Marking on Back<br>Side of panel<br>(Exclude on Film) | Acceptable | Ignore for Any | ## 6.3.2 Cosmetic Check (Display Off) in Active Area | Check Item | Classification | Criteria | |---------------------------------------------------------------------|----------------|-----------------------------------------------------------------| | Any Dirt & Scratch on Polarizer's Protective Film | Acceptable | Ignore for not Affect the Polarizer | | Scratches, Fiber, Line-Shape<br>Defect<br>(On Polarizer) | Minor | $W \le 0.1$ Ignore $W > 0.1, L \le 2$ $n \le 1$ $L > 2$ $n = 0$ | | Dirt, Black Spot, Foreign<br>Material,<br>(On Polarizer) | Minor | Φ ≤ 0.1 Ignore $0.1 < Φ ≤ 0.25$ $n ≤ 1$ $0.25 < Φ$ $n = 0$ | | Dent, Bubbles, White spot<br>(Any Transparent Spot on<br>Polarizer) | Minor | Φ ≤ 0.5 → Ignore if no Influence on Display 0.5 < Φ | | Fingerprint, Flow Mark<br>(On Polarizer) | Minor | Not Allowable | - \* Protective film should not be tear off when cosmetic check. - \*\* Definition of W & L & $\Phi$ (Unit: mm): $$\Phi = (a + b) / 2$$ ## 6.3.3 Pattern Check (Display On) in Active Area | Check Item | Classification | Criteria | |---------------|----------------|---------------| | No Display | Major | | | Flicker | Major | Not Allowable | | Missing Line | Major | | | Pixel Short | Major | | | Darker Pixel | Major | | | Wrong Display | Major | | | Un-uniform | Major | | ## 7. Package Specifications | Item | | | Quantity | |---------------|--------------|-----|------------------------------------------| | Holding Trays | (A) | 15 | per Primary Box | | Total Trays | (B) | 16 | per Primary Box (Including 1 Empty Tray) | | Primary Box | ( <b>C</b> ) | 1~4 | per Carton (4 as Major / Maximum) | ### 8. Precautions When Using These OEL Display Modules #### **8.1 Handling Precautions** - 1) Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position. - 2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance. - 3) If pressure is applied to the display surface or its neighborhood of the OEL display module, the cell structure may be damaged and be careful not to apply pressure to these sections. - 4) The polarizer covering the surface of the OEL display module is soft and easily scratched. Please be careful when handling the OEL display module. - 5) When the surface of the polarizer of the OEL display module has soil, clean the surface. It takes advantage of by using following adhesion tape. - \* Scotch Mending Tape No. 810 or an equivalent Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since the surface of the polarizer will become cloudy. Also, pay attention that the following liquid and solvent may spoil the polarizer: - \* Water - \* Ketone - \* Aromatic Solvents - 6) Hold OEL display module very carefully when placing OEL display module into the system housing. Do not apply excessive stress or pressure to OEL display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases. - 7) Do not apply stress to the LSI chips and the surrounding molded sections. - 8) Do not disassemble nor modify the OEL display module. - 9) Do not apply input signals while the logic power is off. - 10) Pay sufficient attention to the working environments when handing OEL display modules to prevent occurrence of element breakage accidents by static electricity. - \* Be sure to make human body grounding when handling OEL display modules. - \* Be sure to ground tools to use or assembly such as soldering irons. - \* To suppress generation of static electricity, avoid carrying out assembly work under dry environments. - \* Protective film is being applied to the surface of the display panel of the OEL display module. Be careful since static electricity may be generated when exfoliating the protective film. - 11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OEL display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5). - 12) If electric current is applied when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above. #### **8.2 Storage Precautions** - 1) When storing OEL display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps, etc. and, also, avoiding high temperature and high humidity environments or low temperature (less than 0° - At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them. - 2) If electric current is applied when water drops are adhering to the surface of the OEL display module, when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above. #### **8.3 Designing Precautions** - 1) The absolute maximum ratings are the ratings which cannot be exceeded for OEL display module, and if these values are exceeded, panel damage may be happen. - 2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible. - 3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A) - 4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices. - 5) As for EMI, take necessary measures on the equipment side basically. - 6) When fastening the OEL display module, fasten the external plastic housing section. - 7) If power supply to the OEL display module is forcibly shut down by such errors as taking out the main battery while the OEL display panel is in operation, we cannot guarantee the quality of this OEL display module. - 8) The electric potential to be connected to the rear face of the IC chip should be as follows: SSD1306 - \* Connection (contact) to any other potential than the above may lead to rupture of the IC. #### 8.4 Precautions when disposing of the OEL display modules 1) Request the qualified companies to handle industrial wastes when disposing of the OEL display modules. Or, when burning them, be sure to observe the environmental and hygienic laws and regulations. #### 8.5 Other Precautions - When an OEL display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module. - 2) To protect OEL display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OEL display modules. - \* Pins and electrodes - \* Pattern layouts such as the FPC - 3) With this OEL display module, the OEL driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OEL driver is exposed to light, malfunctioning may occur. - \* Design the product and installation method so that the OEL driver may be shielded from light in actual usage. - \* Design the product and installation method so that the OEL driver may be shielded from light during the inspection processes. - 4) Although this OEL display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design. - 5) We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise.